# EE 2403-001 Electronics I

Summer 2019 Dr. Howard T. Russell, Jr. Office: Nedderman Hall 526 (817) 272-3154 hrussell@uta.edu

## Catalog Course Description:

**EE 2403. ELECTRONICS I. 4 Hours.** Introduction to semiconductors, carrier statistics, drift and diffusion, semiconductor diodes, bipolar junction transistors (BJTs), and field-effect transistors (FETs). Circuit applications of diodes. Direct Current (DC) biasing and stability of circuits containing diodes, BJTs, and FETs. Introduction to mid-band single stage small signal analysis of BJT and FET circuits. Laboratory experiments to complement concepts learned in class. Prerequisite: Grade C or better in both <u>EE 2415</u> and <u>MATH 2326</u>.

#### **Topics:**

This course is an introduction into semiconductor devices and analog electronic circuits that uses these devices. Included in the first half of the course is the presentation of models for *pn*-junctions (diode), bipolar junction transistors (BJT), and MOS field-effect transistors (MOSFET). The development of methods and circuits for biasing these devices at desired dc operating points are given along with a treatment of bias sensitivity and stability. Topics are presented on the principles of small-signal linear amplifiers which include definitions of immittance and transfer functions, and the application of small-signal models in amplifier circuits. The second half of the course contains the design of single-stage amplifier circuits developed from various transistor configurations along with comparisons of characteristics.

## **Prerequisites:**

EE 2415, MATH 2326.

## Textbook:

- 1. A.S. Sedra and K.C. Smith, *Microelectronic Circuits*, 7<sup>th</sup> *Edition*, Oxford University Press, Inc., 198 Madison Ave., New York, NY 10016, 2010, ISBN 978-0-19-532303-0.
- 2. H.T. Russell, Jr., *Electronics Lab Manual*, V2.0, OPALtx, Fort Worth, TX, 2010.
- 3. Materialsxx a series of compressed (zipped) supplemental files made available on blackboard in timely intervals.

## Tools:

- Scientific calculator with matrix operations. Calculators such as the TI-89 Titanium, TI-Nspire<sup>TM</sup>, CX CAS, HP-50G, and Casio FX-CP400-L are recommended. Calculators as components in communication devices are not allowed on exams.
- 2. Toolbox (mandatory) containing an assortment of electronics tools consisting of needle nose pliers, diagonal cutters, tweezers, precision knife set, pocket screwdrivers, and breadboard.
- 3. A good web browser.

#### **Times and Location:**

Lecture: Section 001, Monday and Wednesday, 8:00 am to 9:50 am, Woolf Hall (WH), room 311.
 Laboratory: Section 101, Monday and Wednesday, 10:30 am to 12:20 pm, Nedderman Hall (NH), room 129A.
 Section 102, Monday and Wednesday, 10:30 am to 12:20 pm, Nedderman Hall (NH), room 148A.

## GTAs:

Lecture and lab: TBD.

|           | EE 2403-001<br>Summer Lecture Schedule |                                                                                                                                                                        |                                                                                                                                                                                                                 |                                                                   |  |  |
|-----------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|
| Week/Date |                                        | Monday                                                                                                                                                                 | Wednesday                                                                                                                                                                                                       | Reading Assignment                                                |  |  |
| 1         | 6-3/5                                  | Definition of semiconductors;<br>carrier dynamics; semiconductor<br>doping; donors and acceptors;<br>intrinsic and extrinsic semicon-<br>ductors; thermal equilibrium. | Resistivity and conductivity;<br>resistance versus temperature;<br>drift and diffusion; current den-<br>sities; formation of the pn-<br>junction diode; ideal diode theo-<br>ry; depletion region calculations. | Chap. 3 – 3.1 to 3.6                                              |  |  |
| 2         | 6-10/12                                | Neutral region derivations; dif-<br>fusion characteristics; ideal IV-<br>characteristics; saturation cur-<br>rent.                                                     | The non-ideal diode; emission<br>coefficient; bulk resistance; tem-<br>perature effects; breakdown<br>voltage; transient effects; diode<br>models.                                                              | Chap. 4 – 4.1 to 4.5<br>Class notes                               |  |  |
| 3         | 6-17/19                                | Diode model parameter extrac-<br>tion; example diode calculations<br>and applications.                                                                                 | BJT fabrication and processing;<br>fundamental theory of operation;<br>the Ebers-Moll and Gummel-<br>Poon dc models.                                                                                            | Chap. 6 – 6.1 to 6.2.3                                            |  |  |
| 4         | 6-24/26                                | Mid-Term Exam 1<br>Process-defined parameters;<br>large-signal dc models for the<br>internal and complete BJT.                                                         | Derivation of the BJT hybrid-pi<br>small-signal BJT model; bias-<br>dependent small-signal model<br>components and parameters.                                                                                  | Chap. 6 – 6.5 to 6.6                                              |  |  |
| 5         | 7-1/3                                  | Modifications to the hybrid-pi<br>model; use of $f_T$ and the Early<br>voltage; example BJT calcula-<br>tions.                                                         | July 4 <sup>th</sup> Holiday                                                                                                                                                                                    | Class notes and handouts<br>Chap. $5 - 5.1$ to $5.3$              |  |  |
| 6         | 7-8/10                                 | MOSFET device physics; basic<br>theory of operation; the two-<br>terminal MOS structure; deple-<br>tion through inversion.                                             | The four-terminal MOS struc-<br>ture; derivation of the channel<br>current.                                                                                                                                     | Chap. 5 – 5.5 to 5.6                                              |  |  |
| 7         | 7-15/17                                | Mid-Term Exam 2<br>Large-signal and small-signal<br>models; terminal capacitances;<br>process-dependent model pa-<br>rameters; example MOSFET<br>calculations.         | BJT and CMOS dc bias circuits.                                                                                                                                                                                  | Chap. 6 – 6.7 to 6.8<br>Class notes and handouts                  |  |  |
| 8         | 7-22/24                                | Bias sensitivity and stability;<br>examples of dc bias circuits.                                                                                                       | Small-signal amplifier principles; applications of small-signal models.                                                                                                                                         | Chap. 1 – 1.1 to 1.6                                              |  |  |
| 9         | 7-29/31                                | Low frequency small-signal ac<br>response characteristics of linear<br>amplifiers.                                                                                     | Voltage and current gain, tran-<br>simmittance functions; input and<br>output immittance functions.                                                                                                             | Chap. $1 - 1.6$ to end<br>Chap. $2 - 2.1$ to $2.2$<br>Class notes |  |  |
| 10        | 8-5/7                                  | High-frequency small-signal ac<br>response characteristics of linear<br>amplifiers; Bode plots.                                                                        | Low-frequency inverting and<br>non-inverting gain configura-<br>tions; voltage gain, input and<br>output impedance.                                                                                             | Chap. $2 - 2.2$ to $2.4$<br>Class notes and handouts              |  |  |
| 11        | 8-12                                   | Final Exam<br>8:00 am to 10:00 am                                                                                                                                      |                                                                                                                                                                                                                 |                                                                   |  |  |

## Semiconductor References:

- 1. R.S. Muller and T.I. Kamins, *Device Electronics for Integrated Circuits*, 3<sup>rd</sup> Ed., John Wiley and Sons, Inc., New York, NY, 2003.
- 2. R.F. Pierret, Semiconductor Device Fundamentals, Addison-Wesley Publishing Co., Reading, MA, 1996.
- 3. P.R. Gray, P.J. Hurst, S.H. Lewis, and R.G. Meyer, *Analysis and Design of Analog Integrated Circuits*, 4<sup>th</sup> Edition, John Wiley & Sons, Inc., New York, NY, 2001.
- 4. P.E. Allen and D.R. Holberg, CMOS Analog Circuit Design, Holt, Rinehart, and Winston, Inc., Orlando, FL, 1987.
- 5. S. Franco, *Design with Operational Amplifiers and Analog Integrated Circuits, 3<sup>nd</sup> Edition*, The McGraw-Hill Companies, Inc., New York, NY, 2001.
- 6. A.S. Grove, *Physics and Technology of Semiconductor Devices*, John Wiley and Sons, Inc., New York, NY, 1967.

## **PSPICE References:**

- 1. P.W. Tuinenga, *SPICE: A Guide to Circuit Simulation and Analysis Using PSpice, 3<sup>rd</sup> Ed.*, Prentice Hall, Englewood Cliffs, NJ, 1995. (ISBN 0-13-158775-7)
- 2. P. Antognetti and G. Massobrio, *Semiconductor Device Modeling With SPICE, Second Ed.*, McGraw-Hill, Inc., New York, NY, 1993. (ISBN 0-07-002469-3)
- 3. R.M. Kielkowski, *SPICE Practical Device Modeling*, McGraw-Hill, Inc., New York, NY, 1995. (ISBN 0-07-911524-1)
- 4. A. Vladimirescu, K. Zhang, A.R. Newton, D.O. Pederson, and A. Sangiovanni-Vincentelli, *SPICE Version 2G User's Guide*, Dept. EECS, University of California, Berkeley, 1981.
- 5. J.G. Tront, *PSPICE for Basic Microelectronics*, McGraw-Hill, Inc., New York, NY, 2008. (ISBN 978-0-07-352947-9)
- 6. W. Banzhaf, *Computer-Aided Circuit Analysis Using SPICE*, Prentice Hall, Englewood Cliffs, NJ, 1989. (ISBN 0-13-162579-9)
- 7. J.A. Connelly and P. Choi, *Macromodeling with SPICE*, Prentice Hall, Englewood Cliffs, NJ, 1992. (ISBN 0-13-544941-3)

| EE 2403<br>Course Learning Objectives<br>and Assessment Approach |                                                                                                   |                 |                        |  |
|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|------------------------|--|
| Number                                                           | Course Learning Objective (CLO)                                                                   | ABET<br>Outcome | Assessment<br>Approach |  |
| 1                                                                | An understanding of semiconductor basics and fundamen-<br>tals.                                   | a, e            | exam problems          |  |
| 2                                                                | An understanding of the pn-junction diode theory of opera-<br>tion.                               | a, e            | exam problems          |  |
| 3                                                                | An understanding of the BJT theory of operation.                                                  | a, e            | exam problems          |  |
| 4                                                                | An understanding of the MOSFET and JFET theory of operation.                                      | a, e            | exam problems          |  |
| 5                                                                | An understanding of the derivation of large and small-<br>signal models of semiconductor devices. | a, e            | exam problems          |  |
| 6                                                                | An understanding of dc bias circuits and methods for semi-<br>conductor devices.                  | a, e            | exam problems          |  |

## Student Learning Outcomes:

| 7  | An understanding of the importance of sensitivity functions<br>in determining bias stability.   | a, e    | exam problems |
|----|-------------------------------------------------------------------------------------------------|---------|---------------|
| 8  | An ability to apply circuit theory to analyze small-signal linear amplifiers.                   |         | exam problems |
| 9  | An understanding of small-signal response characteristics of linear amplifiers.                 | a, e    | exam problems |
| 10 | An understanding of the design of op-amp inverting and<br>non-inverting gain configurations.    | a, e    | exam problems |
| 11 | 11 The application of computer tools and software in the solution of amplifier design problems. |         | labs          |
| 12 | A working understanding of important analytical principles.                                     | a, b, c | labs          |

#### Outcomes a-k (a-k as listed by ABET)

- a. an ability to apply knowledge of mathematics, science, and engineering;
- b. an ability to design and construct experiments, as well as to analyze and interpret data;
- c. an ability to design a system, component, or process to meet desired needs within realistic constraints such as economic, environmental, social, political, ethical, health and safety, manufacturability, and sustainability;
- d. an ability to function on multidisciplinary teams;
- e. an ability to identify, formulate, and solve engineering problems;
- f. an understanding of professional and ethical responsibility;
- g. an ability to communicate effectively;
- h. the broad education necessary to understand the impact of engineering solutions in a global and societal context;
- i. a recognition of the need for, and an ability to engage in lifelong learning;
- j. a knowledge of contemporary issues;
- k. an ability to use the techniques, skills, and modern engineering tools necessary for engineering practice.

## **General Lecture Section Information:**

- There are 21 class meetings scheduled for the 11 weeks of the Summer 2018 Semester. Nineteen of these meetings are devoted to in-class lectures, one scheduled for the July 4<sup>th</sup> holiday, and one devoted to the Final Examination.
- 2. Your 100% attendance in lectures and labs is mandatory and required. This requirement will not be waived for any reason.
- 3. There will be five to six homework assignments, usually given on one and one-half week intervals. Each assignment requires about five to ten hours for completion. These assignments will be graded and will be included as part of your total course grade. Experience has shown that students who spend the necessary time to work these assignments usually do quite well on the examinations. Solutions to homework problems will be posted on blackboard by the end of the day the assignment is due. Homework turned in after the solutions have been posted will not be counted and will receive a grade of zero.
- 4. Mid-term examinations will be given on the 4<sup>th</sup> and 7<sup>th</sup> weeks and will be one hour written exercises.
- The final examination will be given on Monday, August 12, 2019 from 8:00 am to 10:00 am in WH311 and will be a comprehensive written examination. <u>NOTICE</u>: The UTA registrar has demanded a firm, unforgivable final date (four calendar days after the last final examination date) for the submission of course grades from all instructors. Because of this rigid schedule, the date planned for the final examination (Monday, August 12, 2019 from 8:00 am to 10:00 am in WH311) is fixed and will not be changed for any reason. Therefore, all students, without exception, <u>must</u> take the final examination at this time.

- 6. You are respectively requested to turn off all communication devices while in the Lecture/Lab Sections. Communication devices of any type are not allowed to be used on all exams. No exceptions. Calculators without communication capability are permitted.
- 7. All examinations will be pencil, paper, and calculator exercises. All students will take these exams at the scheduled times in the classroom.
- 8. There will be <u>no</u> late or make-up mid-term examinations given unless a written request has been submitted to and approved by the instructor at least two weeks prior to the examination date. As a rule, make-up examinations are several orders of magnitude more difficult than examinations given on the scheduled dates. Please be advised that illness or any other absence on the examination date does not constitute a valid reason for a make-up examination.
- 9. <u>IMPORTANT NOTICE</u>: Failure to take (either scheduled or approved make-up) any or all exams (mid-terms and final) will automatically result in a letter grade of 'F' for the course. You are required to take all exams.
- 10. The *total grade* (T) for this course is based upon the grades for homework, labs, two mid-term exams, and the final exam. The total T is computed from

$$T = 0.1 \cdot (HW + LA) + 0.25 \cdot (MTE1 + MTE2) + 0.3 \cdot FE$$
  
HW = homework average  
LA = lab grade  
MTE1 = mid-term exam 1 grade  
MTE2 = mid-term exam 2 grade  
FE = final exam grade  
(1)

The letter grade is based on the range of the total grade shown below.

| Percentage for Grades |              |  |
|-----------------------|--------------|--|
| Total grade (T) range | Letter grade |  |
| 88% - 100%            | А            |  |
| 75% - 87%             | В            |  |
| 63% - 74%             | С            |  |
| 50% - 62%             | D            |  |
| 0% - 49%              | F            |  |

- 11. Office hours are posted outside my office (NH526). If you have any questions and/or adverse difficulty with the lectures or class material, I strongly suggest that you call or e-mail me (during regular working hours, of course). If necessary, a scheduled office visit can be arranged.
- 12. Additional important dates:
  - First day of classes: Monday, June 3, 2019. Census date – Thursday, June 20, 2019. Last day to drop classes – Thursday, July 18, 2019. Last day of classes – Thursday, August 8, 2019. Final Exam date – Monday, August 12, 2019.

# **Drop Policy:**

Please refer to the University policy for dropping courses.

# Americans With Disabilities Act:

The University of Texas at Arlington is on record as being committed to both the spirit and letter of federal equal opportunity legislation; reference Public Law 92-112 - The Rehabilitation Act of 1973 as amended. With the passage of federal legislation entitled *Americans with Disabilities Act (ADA)*, pursuant to section 504 of the Rehabilitation Act, there is renewed focus on providing this population with the same opportunities enjoyed by all citizens. As a faculty member, I am required by law to provide "reasonable accommodations" to students with disabilities, so as not to discriminate on the basis of that disability. Student responsibility primarily rests with informing faculty of

their need for accommodation and in providing authorized documentation through designated administrative channels. Information regarding specific diagnostic criteria and policies for obtaining academic accommodations can be found at <u>www.uta.edu/disability</u>. Also, you may visit the Office for Students with Disabilities in room 102 of University Hall or call them at (817) 272-3364.

## **Student Support Services Available:**

The University of Texas at Arlington supports a variety of student success programs to help you connect with the University and achieve academic success. These programs include learning assistance, developmental education, advising and mentoring, admission and transition, and federally funded programs. Students requiring assistance academically, personally, or socially should contact the Office of Student Success Programs at 817-272-6107 for more information and appropriate referrals.

## **Final Review Week:**

A period of five class days prior to the first day of final examinations in the long sessions shall be designated as Final Review Week. The purpose of this week is to allow students sufficient time to prepare for final examinations. During this week, there shall be no scheduled activities such as required field trips or performances; and no instructor shall assign any themes, research problems or exercises of similar scope that have a completion date during or following this week unless specified in the class syllabi. During Final Review Week, an instructor shall not give any examinations constituting 10% or more of the final grade, except makeup tests and laboratory examinations. In addition, no instructor shall give any portion of the final examination during Final Review Week. Classes are held as scheduled during this week and lectures and presentations may be given.

## **E-Culture Policy:**

The University of Texas at Arlington has adopted the University email address as an official means of communication with students. Through the use of email, UT-Arlington is able to provide students with relevant and timely information, designed to facilitate student success. In particular, important information concerning registration, financial aid, payment of bills, and graduation may be sent to students through email. All students are assigned an email account and information about activating and using it is available at <u>www.uta.edu/email</u>. New students (first semester at UTA) are able to activate their email account 24 hours after registering for courses. There is no additional charge to students for using this account, and it remains active as long as a student is enrolled at UT-Arlington. Students are responsible for checking their email regularly.

# Ethics:

## Student Responsibility

Undergraduate and graduate students assume full responsibility for knowledge of all University rules, regulations and deadlines published in the Undergraduate and Graduate Catalogs and of all departmental and program requirements concerning their degree programs.

## **Academic Dishonesty**

All students are expected to pursue their academic careers with honesty and integrity. Academic dishonesty includes, but is not limited to, cheating on a test or other coursework, plagiarism (offering the work of another as one's own) and unauthorized collaboration with another person. Students found responsible for dishonesty in their academic pursuits are subject to penalties that may range from disciplinary probation, suspension or expulsion from the University. In accordance with the Rules and Regulations of the Board of Regents of The University of Texas System (Part One, Chapter VI), institutional procedures regarding allegations of academic dishonesty are outlined in Part Two, Chapter 2, of the U.T. Arlington Handbook of Operating Procedures. This information may be obtained by accessing the Dean of Students' Web site at www.uta.edu/studentaffairs/dos or the Student Judicial Affairs' Web site at www.uta.edu/studentaffairs/judicial affairs. Copies of each regulation can be obtained in the Dean of Students' Office on the lower level of the University Center.

## **Definitions (UTA Handbook of Operating Procedures HOP)**

F. scholastic dishonesty, including, but not limited to, cheating on an examination or an assignment, plagiarism, and collusion;

- 1. cheating on an examination or an assignment includes:
  - a. copying the work of another, engaging in written, oral or any other means of communication with another, or giving aid to or seeking aid from another when not permitted by the instructor;
  - b. using material during an examination or when completing an assignment that is not authorized by the person giving the examination or making the work assignment;
  - c. taking or attempting to take an examination for another, or allowing another to take or attempt to take an examination for a student;
  - d. using, obtaining, or attempting to obtain by any means, the whole or any part of an un-administered examination or work assignment;
  - e. any act designed to give unfair advantage to a student or the attempt to commit such an act;
- 2. plagiarism means the unacknowledged incorporation of the work of another in work that is offered for credit;
- 3. collusion means the unauthorized collaboration with another in preparing work that is offered for credit.

This page intentionally left blank.

The following is an excerpt from the College of Engineering's statement on Ethics, Professionalism, and Conduct of Engineering Students. Read the statement carefully, sign it, and return it to your instructor. You may make a copy for your records. Additional copies of this statement can be obtained from your instructor or the Office of the Dean of Engineering.

# STATEMENT ON ETHICS, PROFESSIONALISM, AND CONDUCT FOR ENGINEERING STUDENTS COLLEGE OF ENGINEERING THE UNIVERSITY OF TEXAS AT ARLINGTON

The College cannot and will not tolerate any form of academic dishonesty by its students. This includes, but is not limited to cheating on examination, plagiarism, or collusion.

**Cheating** on an examination includes:

- 1. Copying from another's paper, any means of communication with another during examination, giving aid to or receiving aid from another during examination;
- 2. Using any material during examination that is unauthorized by the proctor;
- 3. Taking or attempting to take an examination for another student or allowing another student to take or attempt to take an examination for oneself.
- 4. Using, obtaining, or attempting to obtain by any means the whole or any part of an un-administered examination.

**Plagiarism** is the unacknowledged incorporation of another's work into work which the student offers for credit. **Collusion** is the unauthorized collaboration of another in preparing work that a student offers for credit.

I have read and I understand the above statement.

In addition, I understand that, in order to ensure fairness to all students, exams will be proctored and possibly video recorded.

| Course and section number:                          | EE 2403-001/101/102 |
|-----------------------------------------------------|---------------------|
| Date:                                               |                     |
| Student's signature:                                |                     |
| Student's name, printed:                            |                     |
| Student's ID number:                                |                     |
| Student's e-mail address:<br>(please print clearly) |                     |